Hudson River Trading Logo

Hudson River Trading

Design Verification (DV) Engineer

Reposted 9 Days Ago
Be an Early Applicant
Hybrid
New York, NY
Junior
Hybrid
New York, NY
Junior
Responsible for creating testbenches, writing verification plans, debugging RTL bugs, and managing test suites in a high-performance environment.
The summary above was generated by AI

The Hardware team at Hudson River Trading (HRT) creates high performance compute engines using FPGA and ASIC technology to drive low latency trading decisions on global markets. We build custom solutions across the spectrum of speed and smarts: from bespoke circuits to world-class machine learning accelerators.

These high performance designs require even higher performance verification. We are looking for experienced Design Verification (DV) engineers who are skilled at writing testbenches and building verification environments to exercise complex HDL. Our ideal candidate is not only an ace tester, but a practicing toolsmith. You know the EDA landscape and want to be part of a team actively working to rethink, redesign, and surpass the status quo. For example, members of our team are active maintainers of popular open source projects such as Slang, Verilator, and Cocotb.

FPGA and ASIC verification is part of an innovative, growing team at HRT which is integral to the success of our trading. You can expect to always be challenged by the ever-changing financial markets as you work to ensure correctness and robustness of our critical hardware in an extremely fast-paced, real-time environment. No financial experience is necessary.

Responsibilities

  • Creating testbenches and tests for our hardware platform, leveraging a hybrid open-source/proprietary, highly flexible environment
  • Writing detailed verification plans
  • Quickly root-cause RTL bugs
  • Collaborating directly with designers for rapid bringup of new projects and debugging of existing designs
  • Managing test suites and continuous integration infrastructure
  • Developing and improving open-source and internal tools

Qualifications 

  • Superb debug and analytical skills 
  • Professional experience (2+ years) in RTL functional verification for FPGA or ASIC
  • Experience with code and functional coverage collection/analysis
  • Experience with SystemVerilog and industry-standard frameworks such as UVM
  • Experience with Python
  • Comfortable in a Linux environment
  • Familiarity with Verilator and/or Cocotb preferred
  • C++ experience is a plus
  • A bachelor’s degree in computer science, electrical engineering, or a related field

The estimated base salary range for this position is $175,000 - $225,000  per year, based on job-related skills and experience. This role will also be eligible for discretionary performance-based bonuses and a competitive benefits package.

Culture

Hudson River Trading (HRT) brings a scientific approach to trading financial products. We have built one of the world's most sophisticated computing environments for research and development. Our researchers are at the forefront of innovation in the world of algorithmic trading.
At HRT we welcome a variety of expertise: mathematics and computer science, physics and engineering, media and tech. We’re a community of self-starters who are motivated by the excitement of being at the cutting edge of automation in every part of our organization—from trading, to business operations, to recruiting and beyond. We value openness and transparency, and celebrate great ideas from HRT veterans and new hires alike. At HRT we’re friends and colleagues – whether we are sharing a meal, playing the latest board game, or writing elegant code. We embrace a culture of togetherness that extends far beyond the walls of our office.
Feel like you belong at HRT? Our goal is to find the best people and bring them together to do great work in a place where everyone is valued. HRT is proud of our diverse staff; we have offices all over the globe and benefit from our varied and unique perspectives. HRT is an equal opportunity employer; so whoever you are we’d love to get to know you.

Top Skills

Asic
C++
Cocotb
Fpga
Linux
Python
Systemverilog
Uvm
Verilator

Similar Jobs at Hudson River Trading

4 Days Ago
Hybrid
New York, NY, USA
Mid level
Mid level
Artificial Intelligence • Fintech • Other • Automation
The Systems Engineer will develop and maintain tools for automating and improving software build, testing, and development workflows while analyzing and troubleshooting build patterns. The role involves collaboration with software developers to enhance their understanding of Linux systems and improve overall development efficiency.
Top Skills: Gerrit Code ReviewGroovyJavaJenkinsLinux/UnixPhabricatorPython
4 Days Ago
Hybrid
New York, NY, USA
Senior level
Senior level
Artificial Intelligence • Fintech • Other • Automation
As a Senior Systems Software Engineer, you will create and maintain tools to automate systems engineering tasks, integrate configuration management modules, troubleshoot software on Linux machines, and help shape the direction of the Systems Python platform, focusing on enhancing user experience.
9 Days Ago
Hybrid
New York, NY, USA
Mid level
Mid level
Artificial Intelligence • Fintech • Other • Automation
Develop and enhance technical solutions for HRT's research environment, optimize workloads for users, and engage with quantitative researchers.
Top Skills: C++LinuxPythonUnix

What you need to know about the Ottawa Tech Scene

The capital city of Canada and the nation's fourth-largest urban area, Ottawa has proven a rapidly growing global tech hub. With over 1,800 tech companies, many of which are leaders in their sectors, the city's tech talent now makes up more than 13 percent of its total workforce. This growth is driven not only by the big players like UL Solutions and Dropbox, but also by a thriving startup ecosystem, as new businesses emerge to follow in the footsteps of those that came before them.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account