Marvell Technology Logo

Marvell Technology

Staff Digital Design Engineer

Posted 4 Days Ago
Be an Early Applicant
Ottawa, ON
Mid level
Ottawa, ON
Mid level
The Staff Digital Design Engineer will participate in RTL development, synthesis, static timing analysis, verification, and ASIC design. Responsibilities include developing high speed data path blocks, supporting vendor IP integration, post-silicon debugging, and CAD design automation.
The summary above was generated by AI

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities. 

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. 

Your Team, Your Impact

Optical PHY BU develops cutting-edge optical Ethernet Transceiver ASICs. Current online working and meetings that are through mediums such as Zoom and Webex are all based on cloud services. In order to respond to the dramatically increased demands of cloud-based connection capability, major cloud computing companies urgently demand faster and more secure internet connection components. One critical part of that component includes the optical ethernet transceiver ASICs. As a member of a digital hardware development team, the candidate will be assisting in chip design, verification, supporting back-end teams and timing closure.

What You Can Expect

  • Participate in various aspects of chip design RTL development, synthesis, static timing analysis, formal equivalence, RTL lint, cross clock domain (CDC) analysis and functional verification.
  • Develop high speed data path and control plane RTL blocks using Verilog, synthesis and backend resources
  • Integrate vendor IP and support
  • Well versed with the complete ASIC flow from micro-architecture to customer deployment
  • Post-silicon debug and correlation
  • Develop ASIC specification and micro-architecture of signal processing and communications algorithms
  • Assist in design automation of various aspects of the CAD EDA flow.

What We're Looking For

  • Bachelor’s degree in Computer Science, Electrical Engineering or related fields and 3-5 years of related professional experience. OR Master’s degree and/or PhD in Computer Science, Electrical Engineering or related fields with 2-3 years of experience.
  • 2+ years of experience (or equivalent) in multi-million gates digital/mixed-signal IC design at 16nm or smaller technology.
  • Familiarity with the entire design cycle from micro-architecture specification definition, verilog coding, synthesis and timing closure to post-silicon debug and support in lab environment.
  • Experience with Verilog, System Verilog, Python, and Unix Shell.
  • Experience in both RTL development (block and subsystem level) and gate level verification and debug.
  • Ability to multi-task and must be flexible and adaptable to a rapidly changing and demanding environment
  • Effective communication and presentation skills and a team player

Additional Compensation and Benefit Elements

With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

#LI-TM1

Top Skills

Python
System Verilog
Verilog

Marvell Technology Ottawa, Ontario, CAN Office

340 Legget Dr #100, Ottawa, ON, Canada, K2K 2A4

Similar Jobs

2 Days Ago
Toronto, ON, CAN
Senior level
Senior level
Semiconductor
The Staff Digital Design Engineer will design and develop connectivity SOCs, work with architecture and marketing teams on specifications, and oversee verification and validation processes. The role requires mentoring junior team members and strong expertise in high-speed IP and digital design.
Top Skills: SystemverilogVerilog
4 Days Ago
Toronto, ON, CAN
Senior level
Senior level
Semiconductor
Responsible for the design, verification, and evaluation of digital circuits in high-speed data communication ICs. You'll engage in engineering specifications, RTL design, and timing analysis while enhancing design methodologies. Collaboration with various engineering teams is essential for delivering advanced SerDes IP solutions.
Top Skills: Verilog,Vhdl
3 Hours Ago
Hybrid
St. Thomas, ON, CAN
Internship
Internship
Automotive • Hardware • Robotics • Software • Transportation • Manufacturing
The Engineering Co-op Student will assist in continuous improvement initiatives, create and modify CAD drawings, support program management documentation, and facilitate engineering meetings. They will contribute to quality investigations and assist in equipment and process training while promoting safety and efficiency in a team environment.
Top Skills: ElectricalIntegratedManufacturingMechanicalMechatronics

What you need to know about the Ottawa Tech Scene

The capital city of Canada and the nation's fourth-largest urban area, Ottawa has proven a rapidly growing global tech hub. With over 1,800 tech companies, many of which are leaders in their sectors, the city's tech talent now makes up more than 13 percent of its total workforce. This growth is driven not only by the big players like UL Solutions and Dropbox, but also by a thriving startup ecosystem, as new businesses emerge to follow in the footsteps of those that came before them.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account